翻訳と辞書
Words near each other
・ Alden, New York (disambiguation)
・ Alden, Norway
・ Alden, Oklahoma
・ Aldeburgh
・ Aldeburgh (UK Parliament constituency)
・ Aldeburgh Branch Line
・ Aldeburgh Cinema
・ Aldeburgh Cottage Hospital
・ Aldeburgh Festival
・ Aldeburgh Lifeboat Station
・ Aldeburgh Music
・ Aldeburgh railway station
・ Aldeby
・ Aldeby Priory
・ Aldeby railway station
Aldec
・ Aldege "Baz" Bastien Memorial Award
・ Aldegondabreen
・ Aldegonde
・ Aldehorno
・ Aldehuela
・ Aldehuela de Jerte
・ Aldehuela de la Bóveda
・ Aldehuela de Liestos
・ Aldehuela de Periáñez
・ Aldehuela de Yeltes
・ Aldehuela del Codonal
・ Aldehyde
・ Aldehyde dehydrogenase
・ Aldehyde dehydrogenase (FAD-independent)


Dictionary Lists
翻訳と辞書 辞書検索 [ 開発暫定版 ]
スポンサード リンク

Aldec : ウィキペディア英語版
Aldec

Aldec, Inc. is a privately owned electronic design automation company, and provides software and hardware used in creation and verification of digital designs targeting FPGA and ASIC technologies. Headquartered in Henderson, Nevada, Aldec also has offices/development centers in Europe(UK), Japan, Israel, India, China, Taiwan, Poland and Ukraine.

As a member of Accellera and IEEE Standards Association Aldec actively participates in the process of developing new standards and updating existing standards (e.g. VHDL, SystemVerilog).

Aldec provides HDL simulation engine for other EDA tools (e.g. Altium Designer〔EETimes News,("Aldec FPGA simulation added to Altium Designer" ), EETimes.com, 2010/5/25〕) and bundles special version of its tools with FPGA vendors software (e.g. Lattice〔EN-genius Programmable logic ZONE, ("Lattice And Aldec Form Alliance For FPGA Design And Design Verification" )〕).
== History ==

* Aldec was founded in 1984 by Dr. Stanley M. Hyduke.
* In 1985 the company released its first product: MS-DOS-based gate-level simulator SUSIE. For the next couple of years several versions of the product were used as companion simulators for popular schematic entry tools such as OrCAD.
* Sensing growing popularity of Microsoft Windows, ALDEC ported its simulator to this platform and added schematic entry and design management tool. The new software suite was released in 1992 as Active-CAD (some low-end versions of the suite were for some time sold under Susie-CAD brand). One of the distinguishing features of Active-CAD was the ability of instantaneous transfer of schematic changes to the simulator, allowing quick verification of the behavior of the modified circuit.
* In 1996 Aldec signed agreement with Xilinx that allowed distribution of Xilinx-only version of Active-CAD under the Foundation name.
* While VHDL and Verilog were supported by Active-CAD in the form of schematic macros, the release of Active-VHDL in 1997 marked the shift from netlist-based design to HDL-based design. After adding Verilog support, Active-VHDL was renamed to Active-HDL and is still available (as of 2007).
* In 2000 ALDEC released high-performance HDL simulator working not only on Windows, but also on Solaris and Linux platforms.〔Richard Goering, ("Aldec rolls out Linux-based mixed-language simulator" ), EETimes.com, November 13, 2000〕
* In 2001 ALDEC added hardware to its product line: HES (Hardware Embedded Simulation) Platform that allows hardware acceleration of HDL simulation and incremental prototyping of hardware.
* Year 2003 marks the release of Riviera-PRO supporting assertion based verification (OpenVera, PSL and SystemVerilog can be used to write properties, assertions and coverage.)
* Support for SystemC and non-assertion part of SystemVerilog was added in 2004. Interfaces to MATLAB and Simulink appeared in Aldec tools for the first time in 2005.
* In 2006 Riviera-PRO was the first simulator supporting Open IP Encryption Initiative by Synplicity.〔Christine Evans-Pughe, ("Protecting your IP just got simpler" ), Paragraph 11, Electronics Weekly, October 13, 2006〕
* Stimulated by requests from Verilog users, ALDEC released in 2007 an advanced, user-configurable lint tool implementing rules created by (STARC ) - Japanese consortium of major silicon vendors.
* In 2008, releases ALINT™: Design Rule Checker (STARC – Japanese Consortium of 11 ASIC Companies)
* 2010, releases Support for VHDL IEEE 1076-2008.
* In 2010, Aldec's Active-HDL wins Best FPGA Design & Simulation Tool in China
* In 2011, Aldec delivers UVM 1.0, OVM 2.1.2 & VMM 1.1.1a Support, releases 4 MHz Design Emulator, and wins Best FPGA Design & Verification Platform Provider in China.
* In 2012, Aldec enters SoC/ASIC Prototyping Market with HES-7 and jointly launches OSVVM, VHDL Verification.
* In 2013 Aldec releases Spec-TRACER™ Requirements Lifecycle Management
* In 2014 Aldec celebrates 30 years in EDA.
* In 2015 Aldec Releases ALINT-PRO-CDC for CDC Verification.

抄文引用元・出典: フリー百科事典『 ウィキペディア(Wikipedia)
ウィキペディアで「Aldec」の詳細全文を読む



スポンサード リンク
翻訳と辞書 : 翻訳のためのインターネットリソース

Copyright(C) kotoba.ne.jp 1997-2016. All Rights Reserved.