翻訳と辞書
Words near each other
・ Coreocarpus arizonicus
・ Coreoidea
・ Coreoleuciscus
・ Coreoleuciscus splendidus
・ Coreomyces
・ Coreoperca
・ Coreana Cosmetic Museum
・ CoreASM
・ CoreAVC
・ Coreaú
・ Coreaú River
・ Coreboot
・ Corebus
・ Coreca
・ Corecom
CoreConnect
・ Corectopia
・ Corecursion
・ Coredo
・ Coredump Records
・ Coree
・ Coree, New South Wales
・ Coreeda
・ Coreen
・ Coreen & District Football League
・ Coreen Simpson
・ Coreena Formation
・ CoreExpress
・ Coreference
・ CoreFiling


Dictionary Lists
翻訳と辞書 辞書検索 [ 開発暫定版 ]
スポンサード リンク

CoreConnect : ウィキペディア英語版
CoreConnect
__NOTOC__
CoreConnect is a microprocessor bus-architecture from IBM for system-on-a-chip (SoC) designs. It was designed to ease the integration and reuse of processor, system, and peripheral cores within standard and custom SoC designs. As a standard SoC design point, it serves as the foundation of IBM or non-IBM devices. Elements of this architecture include the processor local bus (PLB), the on-chip peripheral bus (OPB), a bus bridge, and a device control register (DCR) bus. High-performance peripherals connect to the high-bandwidth, low-latency PLB. Slower peripheral cores connect to the OPB, which reduces traffic on the PLB. CoreConnect has bridging capabilities to the competing AMBA bus architecture, allowing reuse of existing SoC-components.
IBM makes the CoreConnect bus available as a no-fee, no-royalty architecture to tool-vendors, core IP-companies, and chip-development companies. As such it is licensed by over 1500 electronics companies such as Cadence, Ericsson, Lucent, Nokia, Siemens and Synopsys.
The CoreConnect is an integral part of IBM's Power Architecture offering and is used extensively in their PowerPC 4x0 based designs. Xilinx uses CoreConnect as the infrastructure for all of their embedded processor designs even though only a few are Power Architecture based.
== Processor Local Bus (PLB) ==

*General processor local bus
*Synchronous, nonmultiplexed bus
*Separate Read, Write data buses
*Supports concurrent Read, Writes
*Multimaster, programmable-priority, arbitrated bus
*32-bit up to 64-bit address
*32-/64-/128-bit implementations (to 256-bit)
*66/133/183 MHz (32-/64-/128-bit)
*Pipelined, supports early split transactions
*Overlapped arbitration (last cycle)
*Supports fixed, variable-length bursts
*Bus locking
*High bandwidth capabilities, up to 2.9 GB/s.

抄文引用元・出典: フリー百科事典『 ウィキペディア(Wikipedia)
ウィキペディアで「CoreConnect」の詳細全文を読む



スポンサード リンク
翻訳と辞書 : 翻訳のためのインターネットリソース

Copyright(C) kotoba.ne.jp 1997-2016. All Rights Reserved.