翻訳と辞書
Words near each other
・ Netherlands Antilles at the 2004 Summer Olympics
・ Netherlands Antilles at the 2007 Pan American Games
・ Netherlands Antilles at the 2008 Summer Olympics
・ Netherlands Antilles at the 2009 World Championships in Athletics
・ Netherlands Antilles at the 2010 Central American and Caribbean Games
・ Netherlands Antilles at the 2010 Summer Youth Olympics
・ Netherlands Antilles at the 2011 Pan American Games
・ Netherlands Antilles at the 2011 World Aquatics Championships
・ Netherlands Antilles at the 2012 UCI Road World Championships
・ Netherlands Antilles at the 2013 World Aquatics Championships
・ Netherlands Antilles at the Olympics
・ Netherlands Antilles at the Pan American Games
・ NetFlow
・ NetForce (film)
・ NetFoss
NetFPGA
・ Netfrastructure
・ NetFront
・ Netfuse
・ Netgables
・ NetGalley
・ Netgear
・ Netgear DG834 (series)
・ Netgear Digital Entertainer
・ Netgear NSDP
・ Netgear SC101
・ Netgear WGR614L
・ Netgear WNR3500L
・ NetGenie
・ Netgraph


Dictionary Lists
翻訳と辞書 辞書検索 [ 開発暫定版 ]
スポンサード リンク

NetFPGA : ウィキペディア英語版
NetFPGA
The NetFPGA project〔(The NetFPGA project )〕 is an effort to develop open source hardware and software for rapid prototyping of computer network devices. The project targeted academic researchers, industry users, and students. It was not the first platform of its kind in the networking community.〔Sangjin Han, Keon Jang, KyoungSoo Park, and Sue Moon. 2010. PacketShader: a GPU-accelerated software router. In Proceedings of the ACM SIGCOMM 2010 conference on SIGCOMM (SIGCOMM '10). ACM, New York, NY, USA, 195-206.〕〔Mark Handley, Orion Hodson, and Eddie Kohler. 2003. XORP: an open platform for network research. SIGCOMM Comput. Commun. Rev. 33, 1 (January 2003), 53-57.〕〔Quagga, http://www.quagga.net/〕〔Eddie Kohler, Robert Morris, Benjie Chen, John Jannotti, and M. Frans Kaashoek. 2000. The click modular router. ACM Trans. Comput. Syst. 18, 3 (August 2000), 263-297.〕 NetFPGA used an FPGA-based approach to prototyping networking devices. This allows users to develop designs that are able to process packets at line-rate, a capability generally unafforded by software based approaches. NetFPGA focused on supporting developers that can share and build on each other's projects and IP building blocks.
==History==
The project began in 2007 as a research project at Stanford University called the NetFPGA-1G. The 1G was originally designed as a tool to teach students about networking hardware architecture and design.〔Michaela Blott, Jonathan Ellithorpe, Nick McKeown, Kees Vissers, Hongyi Zeng. 2010. FPGA Research Design Platform Fuels Network Advances. Xcell Journal. p24-29〕 The 1G platform consisted of a PCI board with a Xilinx Virtex-II pro FPGA and 4 x 1GigE interfaces feeding into it, along with a downloadable code repository containing an IP library and a few example designs. The project grew and by the end of 2010 more than 1,800 1G boards sold to over 150 educational institutions spanning 15 countries.〔http://netfpga.org/〕 During that growth the 1G not only gained popularity as a tool for education, but increasingly as a tool for research. By 2011 over 46 academic papers had been published regarding research that used the NetFPGA-1G platform.〔http://netfpga.org/foswiki/bin/view/NetFPGA/OneGig/Publications〕 Additionally, over 40 projects were contributed to the 1G code repository by the end of 2010.
In 2009 work began in secrecy on the NetFPGA-10G with 4 x 10 GigE interfaces. The 10G board was also designed with a much larger FPGA, more memory, and a number of other upgrades. The first release of the platform, codenamed “Howth”, was planned for December 24, 2010, and includes a repository similar to that of the 1G, containing a small IP library and two reference designs.
From a platform design perspective, the 10G is diverging in a few significant ways from the 1G platform. For instance, the interface standards for hardware IP were completely redesigned, relying on industry standards rather than homegrown protocols. Additionally the platform relies more heavily now on industry standard tools for dealing with design composition, automated register mapping, and managing the IP library, rather than custom scripts.
The second release of the NetFPGA-10G platform is codenamed “Skellig” and is scheduled for release before second quarter 2011.

抄文引用元・出典: フリー百科事典『 ウィキペディア(Wikipedia)
ウィキペディアで「NetFPGA」の詳細全文を読む



スポンサード リンク
翻訳と辞書 : 翻訳のためのインターネットリソース

Copyright(C) kotoba.ne.jp 1997-2016. All Rights Reserved.