翻訳と辞書
Words near each other
・ PowerHouse (programming language)
・ Power-on reset
・ Power-on self-test
・ Power-over-fiber
・ Power-Packer
・ Power-system automation
・ Power-system protection
・ Power-to-weight ratio
・ Power-up
・ Power-up in standby
・ Power.org
・ Power/Rangers
・ POWER1
・ POWER2
・ POWER3
POWER4
・ POWER5
・ POWER6
・ POWER7
・ POWER8
・ Power98FM
・ PowerA
・ Powerade
・ Powerade Centre
・ Powerade Tigers
・ Powerade Tigers all-time roster
・ Powerade Tigers draft history
・ Powerade Wrestling Tournament
・ Powerage
・ PowerAnimator


Dictionary Lists
翻訳と辞書 辞書検索 [ 開発暫定版 ]
スポンサード リンク

POWER4 : ウィキペディア英語版
POWER4

The POWER4 is a microprocessor developed by International Business Machines (IBM) that implemented the 64-bit PowerPC and PowerPC AS instruction set architectures. Released in 2001, the POWER4 succeeded the POWER3 and RS64 microprocessors, and was used in RS/6000 and AS/400 computers, ending a separate development of PowerPC microprocessors for the AS/400. The POWER4 was a multicore microprocessor, with two cores on a single die, the first non-embedded microprocessor to do so. POWER4 Chip was first commercially available multiprocessor chip.〔William Stallings, ''Computer Organization and Architecture'', Seventh Edition, -pp 44〕 The original POWER4 had a clock speed of 1.1 and 1.3 GHz, while an enhanced version, the POWER4+, reached a clock speed of 1.9 GHz. The PowerPC 970 is a derivative of the POWER4.
==Functional layout==

The POWER4 has a unified L2 cache, divided into three equal parts. Each has its own independent L2 controller which can feed 32 bytes of data per cycle. The Core Interface Unit (CIU) connects each L2 controller to either the data cache or instruction cache in either of the two processors. The Non-Cacheable (NC) Unit is responsible for handling instruction serializing functions and performing any noncacheable operations in the storage topology. There is an L3 cache controller, but the actual memory is off-chip. The GX bus controller controls I/O device communications, and there are two 4-byte wide GX buses, one incoming and the other outgoing. The Fabric Controller is the master controller for the network of buses, controlling communications for both L1/L2 controllers, communications between POWER4 chips and POWER4 MCM’s. Trace-and-Debug, used for First Failure Data Capture, is provided. There is also a Built In Self Test function (BIST) and Performance Monitoring Unit (PMU). Power-on reset (POR) is supported.

抄文引用元・出典: フリー百科事典『 ウィキペディア(Wikipedia)
ウィキペディアで「POWER4」の詳細全文を読む



スポンサード リンク
翻訳と辞書 : 翻訳のためのインターネットリソース

Copyright(C) kotoba.ne.jp 1997-2016. All Rights Reserved.