翻訳と辞書
Words near each other
・ R533 road (South Africa)
・ R534 road (South Africa)
・ R535 road (South Africa)
・ R536 road (South Africa)
・ R537 road (South Africa)
・ R538 road (South Africa)
・ R539 road (South Africa)
・ R54
・ R54 road
・ R540 road (South Africa)
・ R541 road (South Africa)
・ R542 road (South Africa)
・ R543 road (South Africa)
・ R42 road
・ R420 road (Ireland)
R4200
・ R421 road (Ireland)
・ R422 road (Ireland)
・ R423 road (Ireland)
・ R425 road (Ireland)
・ R426 road (Ireland)
・ R427 road (Ireland)
・ R43
・ R43 expressway (Czech Republic)
・ R43 road
・ R430
・ R430 road (Ireland)
・ R432 road (Ireland)
・ R433 road (Ireland)
・ R434 road (Ireland)


Dictionary Lists
翻訳と辞書 辞書検索 [ 開発暫定版 ]
スポンサード リンク

R4200 : ウィキペディア英語版
R4200

The R4200 is a microprocessor designed by MIPS Technologies, Inc. (MTI) that implemented the MIPS III instruction set architecture (ISA). It was also known as the VRX during development. The microprocessor was licensed to NEC, and the company fabricated and marketed it as the VR4200. The first VR4200, an 80 MHz part, was introduced in 1993. A faster 100 MHz part became available in 1994. The R4200 was developed specifically for low-power Windows NT computers such as personal computers and laptops. MTI claimed the microprocessor's integer performance was greater than that of a high-end Intel i486 and 80% of a P5-variant Pentium microprocessor. The R4200 ultimately did not see any use in personal computers and was repositioned as an embedded microprocessor that competed with the R4600. The R4300i variant was used in the widely popular Nintendo 64 video game console.
==Description==
The R4200 is a scalar design with a five-stage classic RISC pipeline. A notable feature is the use of the integer datapath for performing arithmetic operations on the mantissa portion of a floating point number. A separate datapath was used for the exponent. This scheme reduced cost by reducing the number of transistors, the size of the chip, and power consumption. It also impacted floating point performance negatively, but the R4200's intended applications did not require high floating point performance.
The R4200 has a 16 KB instruction cache and an 8 KB data cache. Both caches are direct-mapped. The instruction cache has a 32-byte line size, whereas the data cache has 16-byte line size. The data cache uses the write-back write protocol.
The R4200 has a 32-entry translation lookaside buffer (TLB) for data, and a 4-entry TLB for instructions. A 33-bit physical address is supported. The system bus is 64 bits wide and operates at half the internal clock frequency.
The R4200 contained 1.3 million transistors and had an area of 81 mm2. NEC fabricated the R4200 in a 0.6 µm CMOS process with three levels of interconnect. It was packaged in a 179-pin ceramic pin grid array that was compatible with the R4x00PC and R4600, or a 208-pin plastic quad flat pack (PQFP). It used a 3.3 V power supply, dissipating 1.8 W typically and a maximum of 2 W at 80 MHz.

抄文引用元・出典: フリー百科事典『 ウィキペディア(Wikipedia)
ウィキペディアで「R4200」の詳細全文を読む



スポンサード リンク
翻訳と辞書 : 翻訳のためのインターネットリソース

Copyright(C) kotoba.ne.jp 1997-2016. All Rights Reserved.