|
SmartSpice is a commercial version of SPICE (Simulation Program with Integrated Circuit Emphasis) developed by Silvaco. SmartSpice is used to design complex analog circuits, analyze critical nets, characterize cell libraries, and verify analog mixed-signal designs. SmartSpice is compatible with popular analog design flows and foundry-supplied device models. It supports a reduced design space simulation environment, and is a popular choice in the electronics industry for such applications as Dynamic Timing Analysis. ==Key features== * HSPICE-compatible netlists, models, analysis features, and results * Can handle up to 400,000 active devices in 32-bit and 8 million active devices in 64-bit version * Supports multiple threads for parallel operation * Multiple solvers and stepping algorithms * Collection of calibrated SPICE models for traditional technologies (bipolar, CMOS) and emerging technologies (e.g., TFT, SOI, HBT, FRAM) * Provides an open model development environment and analog behavioral capability with Verilog-A option * Supports the Cadence analog flow through OASIS * Offers a transient non-Monte Carlo method to simulate the transient noise in nonlinear dynamic circuits 抄文引用元・出典: フリー百科事典『 ウィキペディア(Wikipedia)』 ■ウィキペディアで「SmartSpice」の詳細全文を読む スポンサード リンク
|